## The University of Alabama in Huntsville Electrical and Computer Engineering Department CPE 221 01 Test 2 Solution Fall 2019

- 1. (2 points) List the RTL for the instruction POP (r0)  $\underline{r0 \leftarrow M[sp], sp \leftarrow sp + 4}$
- 2. (1 point) The stack pointer always points to the <u>top</u> of the stack.
- 3. (1 point) <u>Pipelining</u> is a technique in which the execution of multiple instructions are overlapped to increase the number of instructions executed in a period of time.
- 4. (1 point) True/False <u>True</u> The stack pointer can change during the execution of a procedure.
- 5. (8 points) A processor executes an instruction in the following five stages. The time required by each stage in picoseconds (1,000 ps = 1 ns) is:

| F  | Fetch                        | 170 ps |
|----|------------------------------|--------|
| 0  | Decode/Read Operands         | 120 ps |
| Ε  | Execute                      | 250 ps |
| M  | Memory                       | 380 ps |
| WB | Result Writeback to Register | 120 ps |

a. (4 points) What is the time taken to fully execute an instruction assuming that this structure is pipelined in five stages and that there is an additional 10 ps per stage due to the pipeline latches?

```
T_{pipelined} = 5*(Max(F, O, E, M, WB) + Pipeline Latch) = 5*(MAX(170 ps, 120 ps, 250 ps, 380 ps, 120 ps) + 10 ps) = 5*(380 10 ps + 10 ps) = 5* 350 ps = 1950 ps = 1.95 ns
```

- b. (4 points) What is the time to execute an instruction if the processor is not pipelined?  $T_{\text{non-pipelined}} = F + O + E + M + WB = (170 + 120 + 250 + 380 + 120) \text{ ps} = 1040 \text{ ps} = 1.04 \text{ ns}.$
- 6. (20 points) Write the code to implement the expression A = (B C)/(D+(E+F)/G) on 3-, 2-, 1-, and 0-address machines. Do not rearrange the expression. In accordance with programming language practice, computing the expression should not change the values of its operands. When using a 0-address machine, the order used is SOS op TOS, where SOS is second on stack and TOS is top of stack.

| 3-address   | 2-address | 1-address | 0-address |  |  |
|-------------|-----------|-----------|-----------|--|--|
| SUB A, B, C | LOAD A, B | LDA E     | PUSH B    |  |  |
| ADD T, E, F | SUB A, C  | ADD F     | PUSH C    |  |  |
| DIV T, T, G | LOAD T, E | DIV G     | SUB       |  |  |
| ADD T, T, D | ADD T, F  | ADD D     | PUSH E    |  |  |
| DIV A, A, T | DIV T, G  | STA A     | PUSH F    |  |  |
|             | ADD T, D  | LDA B     | ADD       |  |  |
|             | DIV A, T  | SUB C     | PUSH G    |  |  |
|             |           | DIV A     | DIV       |  |  |
|             |           | STA A     | PUSH D    |  |  |
|             |           |           | ADD       |  |  |
|             |           |           | DIV       |  |  |
|             |           |           | POP A     |  |  |

7. (30 points) Complete the ARM assembly language program below so that it implements the following C++ statements. Create a subroutine cube that expects the input parameter to be in register r8 and returns the result in register r9. There is no need to use the stack.

```
This program calculates the cube of each of the elements of an
       array using a subroutine and stores them in another array.
;
       int cube(int);
       void main(void)
;
         const int size = 10;
         int x[size] = \{100, 3, -1, 2, 4, 4, 2, -1, 3, 100\};
        int z[size];
        int i;
        for (i = 0; i < size; i++)
;
           z[i] = cube(x[i]);
;
       int cube (int val)
        int i, result;
        result = 1
         for (i = 0; i < 3; i++)
           result = result * val;
;
         return result;
       }
       AREA
              PROB_8, CODE, READ
       ENTRY
       ADR
              r0, x
       ADR
              r2, z
       LDR
             r3, size
       LDR
             r4, i
             r4, r3
loopa CMP
       BGE
             done
       LDR
            r8, [r0, r4, LSL #2]
       BL
             cube
            r9, [r2, r4, LSL #2]
       STR
       ADD
             r4, r4, #1
       В
             loopa
              done
done
      В
      MOV
             r9, #1
cube
             r1, #0
       MOV
              r1, #3
loopb
      CMP
       BGE
             back
       MUL
             r9, r8, r9
       ADD
             r1, r1, #1
       В
              loopb
       MOV
back
              pc, lr
done
       В
              done
              100, 3, -1, 2, 4, 4, 2, -1, 3, 100
       DCD
Х
       SPACE
               40
i
       DCD
               0
               10
      DCD
size
       END
```

8. (15 points) For the architecture shown, write the sequence of signals and control actions necessary to execute the instruction SUB R1, R1, R0, that stores R1 – R0 in R1 The actions of this instruction are described by the abstract RTL R1  $\leftarrow$  R1 + R0.



| $F_2$ | $F_1$ | $F_0$ | Operation |
|-------|-------|-------|-----------|
| 0     | 0     | 0     | A = B'    |
| 0     | 0     | 1     | A = C     |
| 0     | 1     | 0     | A = B + 1 |
| 0     | 1     | 1     | A = B + C |
| 1     | 0     | 0     | A = C     |
| 1     | 0     | 1     | A = C     |
| 1     | 1     | 0     | A = C     |
| 1     | 1     | 1     | A = C     |

| Cycle | Concrete RTL  | Signals                                           |
|-------|---------------|---------------------------------------------------|
| 1     | MBR ← R0′     | $C_{MBR}$ , $E_{R0\_B}$ , $F = 000$               |
| 2     | MBR ← MBR + 1 | $C_{MBR}$ , $E_{MBR\_B}$ , $F = 010$              |
| 3     | R1 ← R1 + MBR | $C_{R1}$ , $E_{MBR\_B}$ , $E_{R1\_C}$ , $F = 011$ |

9. (7 points) For the architecture shown, write the sequence of signals and control actions necessary to implement the fetch cycle.



| Cycle | Concrete RTL                                    | Signals                                              |  |  |  |  |  |
|-------|-------------------------------------------------|------------------------------------------------------|--|--|--|--|--|
| 1     | MAR ← PC                                        | C <sub>MAR</sub> , E <sub>PC_B</sub> , M_ALU = 1     |  |  |  |  |  |
| 2     | $PC \leftarrow PC + 1$ , $IR \leftarrow M[MAR]$ | $C_{PC}$ , $M_PC = 1$ , Read, $M_MBR = 0$ , $C_{IR}$ |  |  |  |  |  |

- 10. (15 points) A RISC processor executes the following code. There are data dependencies but no internal forwarding. A source operand cannot be used until it has been written. Assume that the first instruction begins executing in the first cycle.
  - a. (5 points) Assuming a four-stage pipeline (fetch (IF), operand fetch (OF), execute (E), operand write (W)), what registers are being read during the seventh clock cycle and what register is being written? r3 is being written (W) and r3 and r6 are being read (OF), r3 value will not be correct but r6 will

|     |                   |                      | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |
|-----|-------------------|----------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| MUL | rO,               | r1, r2               | IF | OF | Е  | W  |    |    |    |    |    |    |    |    |    |    |
| ADD | r3,               | r1, <mark>r0</mark>  |    | IF | OF | OF | OF | E  | W  |    |    |    |    |    |    |    |
| LDR | r1,               | [r2]                 |    |    | IF | IF | IF | OF | E  | W  |    |    |    |    |    |    |
| ADD | r3,               | <mark>r3</mark> , r6 |    |    |    |    |    | IF | OF | OF | Е  | W  |    |    |    |    |
| ADD | <mark>r6</mark> , | <mark>r0</mark> , r7 |    |    |    |    |    |    | IF | IF | OF | E  | W  |    |    |    |
| STR | r3,               | [ <mark>r6</mark> ]  |    |    |    |    |    |    |    |    | IF | OF | OF | OF | E  | W  |

b. (10 points) Assuming a six-stage pipeline: fetch (F), register read (O), execute (E), memory read (MR), memory write (MW), register write (WB), how long will it take to execute the entire sequence? 21 cycles

|     |                   |                      | 1 | 2 | 3 | 4  | 5  | 6  | 7 | 8 | 9  | 10 | 11 |
|-----|-------------------|----------------------|---|---|---|----|----|----|---|---|----|----|----|
| MUL | rO,               | r1, r2               | F | 0 | E | MR | MW | WB |   |   |    |    |    |
| ADD | r3,               | r1, <mark>r0</mark>  |   | F | 0 | 0  | 0  | 0  | 0 | E | MR | MW | WB |
| LDR | <mark>r1</mark> , | [r2]                 |   |   | F | F  | F  | F  | F | 0 | E  | MR | MW |
| ADD | r3,               | <mark>r3</mark> , r6 |   |   |   |    |    |    |   | F | 0  | 0  | 0  |
| ADD | r6,               | <mark>r0</mark> , r7 |   |   |   |    |    |    |   |   | F  | F  | F  |
| STR | r3,               | [ <mark>r1</mark> ]  |   |   |   |    |    |    |   |   |    |    |    |

|     |                   |                      | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 |
|-----|-------------------|----------------------|----|----|----|----|----|----|----|----|----|----|----|
| MUL | rO,               | r1, r2               |    |    |    |    |    |    |    |    |    |    |    |
| ADD | <mark>r3</mark> , | r1, <mark>r0</mark>  |    |    |    |    |    |    |    |    |    |    |    |
| LDR |                   |                      | WB |    |    |    |    |    |    |    |    |    |    |
| ADD | r3,               | <mark>r3</mark> , r6 | 0  | E  | MR | MW | WB |    |    |    |    |    |    |
| ADD | r6,               | <mark>r0</mark> , r7 | F  | 0  | E  | MR | MW | WB |    |    |    |    |    |
| STR | r3,               | [ <mark>r1</mark> ]  |    | F  | 0  | 0  | 0  | 0  | E  | MR | MW | WB |    |